NB7V32M

 1.8 V / 2.5 V, 10 GHz ÷·2 Clock Divider with CML Outputs

制造商:ON

中文资料及数据手册

在线购买

产品信息

The NB7V32M is a differential divide-by-2 Clock divider with asynchronous reset. The differential Clock inputs incorporate internal 50-ohm termination resistors and will accept LVPECL, CML and LVDS logic levels. The NB7V32M produces a divide-by-2 output copy of an input Clock operating up to 10GHz with minimal jitter. The Reset pin is asserted on the rising edge. Upon power-up, the internal flip-flops will attain a random state; the Reset allows for the synchronization of multiple NB7V32M's in a system. The 16mA differential CML output provides matching internal 50-ohm termination which guarantees 400mV output swing when externally receiver terminated with 50-ohm to VCC. The NB7V32M is the 1.8V/2.5V version of the NB7L32M 2.5V/3.3V and is offered in a low profile 3mm x 3mm 16-pin QFN package.
  • Maximum Input Clock Frequency > 10 GHz, typical
  • Random Clock Jitter
  • 30ps Typical Rise and Fall Times
  • Differential CML Outputs, 400mV peak-to-peak, typical
  • -40C to +85C Ambient Operating Temperature

在线购买

技术资料

应用案例