NB3N4666C

 Quad LVCMOS Differential Line Receiver Translator, 3.3 V

制造商:ON

中文资料及数据手册

在线购买

产品信息

The NB3N4666C is a quad−channel LVDS line receiver/translator offering data rates up to 400 Mbps (200 MHz) and low powerconsumption. The NB3N4666C receiver incorporates input fail−safe protection circuit that provides a known output voltage under input open−circuit, short and terminated (100 Ω) conditions. The four independent inputs accept differential signals such as: M−LVDS, LVDS, LVPECL and HCSL and translates them to a single−ended, 3.3 V LVCMOS.

The NB3N4666C also offers active high and active low enable/disable inputs (EN and EN) that allow users to control outputs of all four receivers. These inputs enable or disable the receivers andswitch the outputs to an active or high impedance state respectively. The high impedance mode feature helps to reduce the quiescent power consumption to less than 10 mW typical, when theoutputs of one or more NB3N4666C devices are multiplexed together.
  • High Impedance Outputs When Disabled
  • Accepts M−LVDS, LVDS, LVPECL and HCSL Differential Input Signal Levels
  • Maximum Data Rate of 400 Mbps
  • Maximum Clock Frequency of 200 MHz
  • 25 ps Typical Channel−to−Channel Skew
  • 3.3 ns Maximum Propagation Delay
  • 3.3 V ±10% Power Supply
  • Supports Open, Short, and Terminated Input Fail−safe
  • −40°C to +85°C Ambient Operating Temperature
  • 16−Pin TSSOP, 5.0 mm x 4.4 mm x 1.2 mm, Pb−Free

在线购买

技术资料

应用案例