NB3F8L3005C

5 LVCMOS Fanout Buffer, 3.3V / 2.5V / 1.8V / 1.5V

制造商:ON

中文资料及数据手册

在线购买

产品信息

The NB3F8L3005C is a 2:1:5 Clock / Data fanout buffer operatingon a 3.3 V / 2.5 V Core VDD and two flexible 3.3 V / 2.5 V / 1.8 V /1.5 V VDDOx supplies which must be equal or less than VDD.A Mux selects between a Crystal input, or a differential/SE Clock /Data inputs. Differential Inputs accept LVPECL, LVDS, HCSL, orSSTL and Single−Ended levels. The MUX control line, SEL selectsCLK/CLK, or Crystal input pins per Table 3. The Crystal input isdisabled when a Clock input is selected. Output enable pin, OE,synchronously forces a High Impedance state (Hi−Z) when Low perTable 4.Outputs consist of five single−ended LVCMOS outputs.
  • Five LVCMOS / LVTTL Outputs up to 200 MHz
  • Differential Inputs Accept LVPECL, LVDS, HCSL, SSTL, orLVCMOS/LVTTL
  • Crystal Interface
  • Crystal Input Frequency Range: 10 MHz to 50 MHz
  • Output Skew: 10 ps Typical
  • Additive RMS Phase Jitter @ 156.25 MHz, (12 kHz – 20 MHz):0.03 ps (Typical)
  • Synchronous Output Enable
  • Output Defined Level When Input is Floating
  • Multiple Power Supply Modes Available (See Datasheet)
  • Two Separate Output Bank Power Supplies
  • Industrial Temperature Range: −40°C to 85°C

在线购买

技术资料

应用案例