MC74AC377
Octal D Flip-Flop with Clock Enable
制造商:ON
产品信息
The MC74AC377/74ACT377 has eight edge-triggered, D-type flip-flops withindividual D inputs and Q outputs. The common buffered Clock (CP) input loadsall flip-flops simultaneously, when the Clock Enable (CE) is LOW.
The register is fully edge-triggered. The state of each D input, one setup timebefore the LOW-to-HIGH clock transition, is transferred to the corresponding flipflop's Q output. The CE input must be stable only one setup time prior to theLOW-to-HIGH clock transition for predictable operation.
The register is fully edge-triggered. The state of each D input, one setup timebefore the LOW-to-HIGH clock transition, is transferred to the corresponding flipflop's Q output. The CE input must be stable only one setup time prior to theLOW-to-HIGH clock transition for predictable operation.
- Ideal for Addressable Register Applications
- Clock Enable for Address and Data Synchronization Applications
- Eight Edge-Triggered D Flip-Flops
- Buffered Common Clock
- Outputs Source/Sink 24 mA
- See MC74AC273 for Master Reset Version
- See MC74AC373 for Transparent Latch Version
- See MC74AC374 for 3-State Version
- ACT377 Has TTL Compatible Inputs
- Pb-Free Packages are Available
技术资料
应用案例
SN74AC132 技术文档总结
2025-09-28
锐斯特发布基于SSC377的黑光全彩行车记录仪,共筑黑光全彩停车监控新高度
2024-05-07
Texas Instruments SN74AC04/SN74AC04-Q1六路逆变器数据手
2025-07-23
Texas Instruments SN74AC16/SN74AC16-Q1六路施密特触发逆
2025-07-23
八进制三态同相缓冲器/线路驱动器/线路接收器MC74HC244A和MC74HCT244A详解
2025-11-28
探索MC74HC595A与MC74HCT595A:8位移位寄存器的性能与应用解析
2025-11-27
双非反相施密特触发器缓冲器MC74VHC2G17和MC74VHC2GT17的特性与应用分析
2025-11-26
MC74VHC1G125/MC74VHC1GT125 3态缓冲器技术深度解析
2025-11-26
