MC100LVEP111

10 Differential ECL/PECL/HSTL Clock / Data Fanout Buffer

制造商:ON

中文资料及数据手册

在线购买

产品信息

The MC100LVEP111 is a low skew 2:1:10 differential driver, designed with clock distribution in mind, accepting two clock sources into an input multiplexer. The PECL input signals can be either differential or single-ended (if the V
output is used). HSTL inputs can be used when the LVEP111 is operating under PECL conditions.
The LVEP111 specifically guarantees low output-to-output skew.Optimal design, layout, and processing minimize skew within a device and from device to device.
To ensure tightest skew, both sides of differential outputs identically terminate into 50 ohms even if only one side is being used. When fewer than all ten pairs are used, identically terminate all the output pairs on the same package side whether used or unused. If no outputs on a single side are used, then leave these outputs open (unterminated). This will maintain minimum output skew. Failure to do this will result in a 10-20 ps loss of skew margin (propagation delay) in the output(s) in use.
  • 85 ps Typical Device-to-Device Skew
  • 20 ps Typical Output-to-Output Skew
  • Jitter Less than 1 ps RMS
  • Additive RMS Phase Jitter: 60fs @156.25MHz, Typical
  • Maximum Frequency >3 Ghz Typical
  • V
  • Output
  • 430 ps Typical Propagation Delay
  • The 100 Series Contains Temperature Compensation
  • PECL and HSTL Mode Operating Range: V
  • = 2.375 V to 3.8 V with V
  • = 0 V
  • NECL Mode Operating Range: V
  • = 0 V with V
  • = -2.375 V to -3.8 V
  • Open Input Default State
  • LVDS Input Compatible

电路图、引脚图和封装图

    MC100LVEP111电路图

    在线购买

    技术资料

    应用案例