MC100LVEL39
3.3 V ECL ÷·2/4, ÷·4/6 Clock Generation Chip
制造商:ON
产品信息
The MC100LVEL39 is a low skew2/4,4/6 clock generation chip designed explicitly for low skew clock generation applications. The internal dividers are synchronous to each other, therefore, the common output edges are all precisely aligned. The device can be driven by either a differential or single-ended input signal. In addition, by using the VBB output, a sinusoidal source can be AC coupled into the device.
The common enable (ENbar) is synchronous so that the internal dividers will only be enabled/disabled when the internal clock is already in the LOW state. This avoids any chance of generating a runt clock pulse on the internal clock when the device is enabled/disabled as can happen with an asynchronous control. An internal runt pulse could lead to losing synchronization between the internal divider stages. The internal enable flip-flop is clocked on the falling edge of the input clock, therefore, all associated specification limits are referenced to the negative edge of the clock input.
Upon startup, the internal flip-flops will attain a random state; therefore, for systems which utilize multiple LVEL39s, the master reset (MR) input must be asserted to ensure synchronization. For systems which only use one LVEL39, the MR pin need not be exercised as the internal divider design ensures synchronization between the2/4 and the4/6 outputs of a single device.
The V
pin, an internally generated voltage supply, is available to this device only. For single-ended input conditions, the unused differential input is connected to V
as a switching reference voltage. V
may also rebias AC coupled inputs. When used, decouple V
and V
via a 0.01 F capacitor and limit current sourcing or sinking to 0.5 mA. When not used, V
should be left open.
The common enable (ENbar) is synchronous so that the internal dividers will only be enabled/disabled when the internal clock is already in the LOW state. This avoids any chance of generating a runt clock pulse on the internal clock when the device is enabled/disabled as can happen with an asynchronous control. An internal runt pulse could lead to losing synchronization between the internal divider stages. The internal enable flip-flop is clocked on the falling edge of the input clock, therefore, all associated specification limits are referenced to the negative edge of the clock input.
Upon startup, the internal flip-flops will attain a random state; therefore, for systems which utilize multiple LVEL39s, the master reset (MR) input must be asserted to ensure synchronization. For systems which only use one LVEL39, the MR pin need not be exercised as the internal divider design ensures synchronization between the2/4 and the4/6 outputs of a single device.
The V
pin, an internally generated voltage supply, is available to this device only. For single-ended input conditions, the unused differential input is connected to V
as a switching reference voltage. V
may also rebias AC coupled inputs. When used, decouple V
and V
via a 0.01 F capacitor and limit current sourcing or sinking to 0.5 mA. When not used, V
should be left open.
- 50 ps Maximum Output-to-Output Skew
- Synchronous Enable/Disable
- Master Reset for Synchronization
- ESD Protection: >2 KV HBM
- The 100 Series Contains Temperature Compensation
- PECL Mode Operating Range: V
- = 3.0 V to 3.8 V
- with V
- = 0 V
- NECL Mode Operating Range: V
- = 0 V
- with V
- = -3.0 V to -3.8 V
- Internal Input Pulldown Resistors
- Meets or Exceeds JEDEC Spec EIA/JESD78 IC Latchup Test
- Flammability Rating: UL-94 code V-0 @ 1/8",
- Oxygen Index 28 to 34
- Transistor Count = 419 devices
- Pb-Free Packages are Available
电路图、引脚图和封装图
在线购买
型号:MC100LVEL39DWR2G
描述:-
技术资料
应用案例
Linux中sv39 mmu介绍
2023-10-08
模拟前端器件MCP3901的主要特性及应用分析
2020-10-10
三菱mc协议断开怎么解决
2024-07-01
基于ARM和MC39i无线通信模块的无线传输系统
2010-11-11
HOLTEK新推出HT45F39 Ultrasonic Parking Assist Flash MCU
2013-11-30
SST39SF040芯片介绍 SST39SF040与MCS-51的接口设计
2018-09-17
Silicon Labs推出最新高性能8位单片机C8051F39x/7x MCU
2012-08-31
单相电能计量芯片MCP3906及其应用
2009-10-17