MC100LVEL39

 3.3 V ECL ÷·2/4, ÷·4/6 Clock Generation Chip

制造商:ON

中文资料及数据手册

在线购买

产品信息

The MC100LVEL39 is a low skew2/4,4/6 clock generation chip designed explicitly for low skew clock generation applications. The internal dividers are synchronous to each other, therefore, the common output edges are all precisely aligned. The device can be driven by either a differential or single-ended input signal. In addition, by using the VBB output, a sinusoidal source can be AC coupled into the device.
The common enable (ENbar) is synchronous so that the internal dividers will only be enabled/disabled when the internal clock is already in the LOW state. This avoids any chance of generating a runt clock pulse on the internal clock when the device is enabled/disabled as can happen with an asynchronous control. An internal runt pulse could lead to losing synchronization between the internal divider stages. The internal enable flip-flop is clocked on the falling edge of the input clock, therefore, all associated specification limits are referenced to the negative edge of the clock input.
Upon startup, the internal flip-flops will attain a random state; therefore, for systems which utilize multiple LVEL39s, the master reset (MR) input must be asserted to ensure synchronization. For systems which only use one LVEL39, the MR pin need not be exercised as the internal divider design ensures synchronization between the2/4 and the4/6 outputs of a single device.
The V
pin, an internally generated voltage supply, is available to this device only. For single-ended input conditions, the unused differential input is connected to V
as a switching reference voltage. V
may also rebias AC coupled inputs. When used, decouple V
and V
via a 0.01 F capacitor and limit current sourcing or sinking to 0.5 mA. When not used, V
should be left open.
  • 50 ps Maximum Output-to-Output Skew
  • Synchronous Enable/Disable
  • Master Reset for Synchronization
  • ESD Protection: >2 KV HBM
  • The 100 Series Contains Temperature Compensation
  • PECL Mode Operating Range: V
  • = 3.0 V to 3.8 V
  • with V
  • = 0 V
  • NECL Mode Operating Range: V
  • = 0 V
  • with V
  • = -3.0 V to -3.8 V
  • Internal Input Pulldown Resistors
  • Meets or Exceeds JEDEC Spec EIA/JESD78 IC Latchup Test
  • Flammability Rating: UL-94 code V-0 @ 1/8",
  • Oxygen Index 28 to 34
  • Transistor Count = 419 devices
  • Pb-Free Packages are Available

电路图、引脚图和封装图

    MC100LVEL39电路图

    在线购买

    技术资料

    应用案例