MC100EP32

 3.3 V / 5.0 V ECL ÷·2 Divider

制造商:ON

中文资料及数据手册

在线购买

产品信息

The MC10/100EP32 is an integrated divide by 2 divider with differential CLK inputs.
The V
pin, an internally generated voltage supply, is available to this device only. For single-ended input conditions, the unused differential input is connected to V
as a switching reference voltage. V
may also rebias AC coupled inputs. When used, decouple V
and V
via a 0.01μF capacitor and limit current sourcing or sinking to 0.5mA. When not used, V
should be left open.
The reset pin is asynchronous and is asserted on the rising edge. Upon power-up, the internal flip-flops will attain a random state; the reset allows for the synchronization of multiple EP32's in a system.
The 100 Series contains temperature compensation.
  • 350ps Typical Propagation Delay
  • Maximum Frequency > 4 GHz Typical
  • PECL Mode Operating Range: V
  • = 3.0 V to 5.5 V
  • with V
  • = 0 V
  • NECL Mode Operating Range: V
  • = 0 V
  • with V
  • = –3.0 V to –5.5 V
  • Open Input Default State
  • Safety Clamp on Inputs
  • Q Output will default LOW with inputs open or at V
  • Pb-Free Packages are Available

电路图、引脚图和封装图

    MC100EP32电路图

    在线购买

    技术资料

    应用案例