74VCX16373
Low-Voltage 1.8/2.5/3.3 V 16-Bit Transparent Latch
制造商:ON
产品信息
The 74VCX16373 is an advanced performance, non-inverting 16-bit transparent latch. It is designed for very high-speed, very low-power operation in 1.8V, 2.5V or 3.3V systems. The VCX16373 is byte controlled, with each byte functioning identically, but independently. Each byte has separate Output Enable and Latch Enable inputs. These control pins can be tied together for full 16-bit operation.
When operating at 2.5V (or 1.8V) the part is designed to tolerate voltages it may encounter on either inputs or outputs when interfacing to 3.3V busses. It is guaranteed to be over-voltage tolerant to 3.6V.
The 74VCX16373 contains 16 D-type latches with 3-state 3.6V-tolerant outputs. When the Latch Enable (LEn) inputs are HIGH, data on the Dn inputs enters the latches. In this condition, the latches are transparent, (a latch output will change state each time its D input changes). When LE is LOW, the latch stores the information that was present on the D inputs a setup time preceding the HIGH-to-LOW transition of LE. The 3-state outputs are controlled by the Output Enable (OEn)bar inputs. When OEbar is LOW, the outputs are enabled. When OEbar is HIGH, the standard outputs are in the high impedance state, but this does not interfere with new data entering into the latches.
When operating at 2.5V (or 1.8V) the part is designed to tolerate voltages it may encounter on either inputs or outputs when interfacing to 3.3V busses. It is guaranteed to be over-voltage tolerant to 3.6V.
The 74VCX16373 contains 16 D-type latches with 3-state 3.6V-tolerant outputs. When the Latch Enable (LEn) inputs are HIGH, data on the Dn inputs enters the latches. In this condition, the latches are transparent, (a latch output will change state each time its D input changes). When LE is LOW, the latch stores the information that was present on the D inputs a setup time preceding the HIGH-to-LOW transition of LE. The 3-state outputs are controlled by the Output Enable (OEn)bar inputs. When OEbar is LOW, the outputs are enabled. When OEbar is HIGH, the standard outputs are in the high impedance state, but this does not interfere with new data entering into the latches.
- Designed for Low Voltage Operation: V
- = 1.65-3.6V
- 3.6V Tolerant Inputs and Outputs
- High Speed Operation: 3.0ns max for 3.0 to 3.6V
- 3.9ns max for 2.3 to 2.7V
- 6.8ns max for 1.65 to 1.95V
- Static Drive: +/-24mA Drive at 3.0V
- +/-18mA Drive at 2.3V
- +/-6mA Drive at 1.65V
- Supports Live Insertion and Withdrawal
- I
- Specification Guarantees High Impedance When V
- = 0V
- Near Zero Static Supply Current in All Three Logic States (20
- A)
- Substantially Reduces System Power Requirements
- Latchup Performance Exceeds +/-250mA @ 125°C
- ESD Performance: Human Body Model >2000V; Machine Model >200V
- All Devices in Package TSSOP are Inherently Pb-Free
电路图、引脚图和封装图
应用案例
SiT3372:SiTime低抖动压控差分晶振VCXO,1-220MHz任意频率
2021-12-03
高频VCXO电路图
2009-07-15
Silicon推出新型晶体振荡器XO/VCXO系列产品
2011-03-16
使用VCXO (压控晶体振荡器)作为时钟(CLK)发生器
2009-04-22
SiTime独特振荡器可取代嵌入式应用的石英VCXO
2012-10-26
SiTime公司推出业界第一个精度±0.5 PPM - MEMS VCXTCXO
2011-07-19
百利通半导体推出ASSP电压控制晶体振荡器(VCXO)
2011-08-24
Silicon Labs推新型时钟发生器 抖动衰减器和VCXO/XO堪称业界最超低抖动时钟器件系列
2018-06-26